forked from vipul26/ALU8bit
-
Notifications
You must be signed in to change notification settings - Fork 0
/
ALU_map.mrp
456 lines (425 loc) · 29.4 KB
/
ALU_map.mrp
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
Release 14.7 Map P.20131013 (nt64)
Xilinx Mapping Report File for Design 'ALU'
Design Information
------------------
Command Line : map -intstyle ise -p xc7a100t-csg324-3 -w -logic_opt off -ol
high -t 1 -xt 0 -register_duplication off -r 4 -mt off -ir off -pr off -lc off
-power off -o ALU_map.ncd ALU.ngd ALU.pcf
Target Device : xc7a100t
Target Package : csg324
Target Speed : -3
Mapper Version : artix7 -- $Revision: 1.55 $
Mapped Date : Sat Oct 29 12:18:35 2016
Design Summary
--------------
Number of errors: 0
Number of warnings: 46
Slice Logic Utilization:
Number of Slice Registers: 0 out of 126,800 0%
Number of Slice LUTs: 198 out of 63,400 1%
Number used as logic: 198 out of 63,400 1%
Number using O6 output only: 184
Number using O5 output only: 0
Number using O5 and O6: 14
Number used as ROM: 0
Number used as Memory: 0 out of 19,000 0%
Number used exclusively as route-thrus: 0
Slice Logic Distribution:
Number of occupied Slices: 69 out of 15,850 1%
Number of LUT Flip Flop pairs used: 198
Number with an unused Flip Flop: 198 out of 198 100%
Number with an unused LUT: 0 out of 198 0%
Number of fully used LUT-FF pairs: 0 out of 198 0%
Number of slice register sites lost
to control set restrictions: 0 out of 126,800 0%
A LUT Flip Flop pair for this architecture represents one LUT paired with
one Flip Flop within a slice. A control set is a unique combination of
clock, reset, set, and enable signals for a registered element.
The Slice Logic Distribution report is not meaningful if the design is
over-mapped for a non-slice resource or if Placement fails.
OVERMAPPING of BRAM resources should be ignored if the design is
over-mapped for a non-BRAM resource or if placement fails.
IO Utilization:
Number of bonded IOBs: 44 out of 210 20%
Specific Feature Utilization:
Number of RAMB36E1/FIFO36E1s: 0 out of 135 0%
Number of RAMB18E1/FIFO18E1s: 0 out of 270 0%
Number of BUFG/BUFGCTRLs: 0 out of 32 0%
Number of IDELAYE2/IDELAYE2_FINEDELAYs: 0 out of 300 0%
Number of ILOGICE2/ILOGICE3/ISERDESE2s: 0 out of 300 0%
Number of ODELAYE2/ODELAYE2_FINEDELAYs: 0
Number of OLOGICE2/OLOGICE3/OSERDESE2s: 0 out of 300 0%
Number of PHASER_IN/PHASER_IN_PHYs: 0 out of 24 0%
Number of PHASER_OUT/PHASER_OUT_PHYs: 0 out of 24 0%
Number of BSCANs: 0 out of 4 0%
Number of BUFHCEs: 0 out of 96 0%
Number of BUFRs: 0 out of 24 0%
Number of CAPTUREs: 0 out of 1 0%
Number of DNA_PORTs: 0 out of 1 0%
Number of DSP48E1s: 0 out of 240 0%
Number of EFUSE_USRs: 0 out of 1 0%
Number of FRAME_ECCs: 0 out of 1 0%
Number of IBUFDS_GTE2s: 0 out of 4 0%
Number of ICAPs: 0 out of 2 0%
Number of IDELAYCTRLs: 0 out of 6 0%
Number of IN_FIFOs: 0 out of 24 0%
Number of MMCME2_ADVs: 0 out of 6 0%
Number of OUT_FIFOs: 0 out of 24 0%
Number of PCIE_2_1s: 0 out of 1 0%
Number of PHASER_REFs: 0 out of 6 0%
Number of PHY_CONTROLs: 0 out of 6 0%
Number of PLLE2_ADVs: 0 out of 6 0%
Number of STARTUPs: 0 out of 1 0%
Number of XADCs: 0 out of 1 0%
Average Fanout of Non-Clock Nets: 4.87
Peak Memory Usage: 801 MB
Total REAL time to MAP completion: 48 secs
Total CPU time to MAP completion: 36 secs
Table of Contents
-----------------
Section 1 - Errors
Section 2 - Warnings
Section 3 - Informational
Section 4 - Removed Logic Summary
Section 5 - Removed Logic
Section 6 - IOB Properties
Section 7 - RPMs
Section 8 - Guide Report
Section 9 - Area Group and Partition Summary
Section 10 - Timing Report
Section 11 - Configuration String Information
Section 12 - Control Set Information
Section 13 - Utilization by Hierarchy
Section 1 - Errors
------------------
Section 2 - Warnings
--------------------
WARNING:LIT:701 - PAD symbol "intop1<7>" has an undefined IOSTANDARD.
WARNING:LIT:702 - PAD symbol "intop1<7>" is not constrained (LOC) to a specific
location.
WARNING:PhysDesignRules:2452 - The IOB intop1<0> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<6> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<5> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<7> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB carry is either not constrained (LOC) to
a specific location and/or has an undefined I/O Standard (IOSTANDARD). This
condition may seriously affect the device and will be an error in bitstream
creation. It should be corrected by properly specifying the pin location and
I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB opcode<1> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB opcode<0> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<2> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<1> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<4> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<3> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<0> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<6> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<5> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop2<7> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<15> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<10> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<5> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<14> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<6> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<13> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<7> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<12> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<11> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<1> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<2> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<3> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<4> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB result<0> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB overflow is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<2> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<1> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<4> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<3> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<0> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<9> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<6> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<5> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<8> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB product<7> is either not constrained
(LOC) to a specific location and/or has an undefined I/O Standard
(IOSTANDARD). This condition may seriously affect the device and will be an
error in bitstream creation. It should be corrected by properly specifying
the pin location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<2> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<1> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<4> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
WARNING:PhysDesignRules:2452 - The IOB intop1<3> is either not constrained (LOC)
to a specific location and/or has an undefined I/O Standard (IOSTANDARD).
This condition may seriously affect the device and will be an error in
bitstream creation. It should be corrected by properly specifying the pin
location and I/O Standard.
Section 3 - Informational
-------------------------
INFO:LIT:244 - All of the single ended outputs in this design are using slew
rate limited output drivers. The delay on speed critical single ended outputs
can be dramatically reduced by designating them as fast outputs.
INFO:Pack:1716 - Initializing temperature to 85.000 Celsius. (default - Range:
0.000 to 85.000 Celsius)
INFO:Pack:1720 - Initializing voltage to 0.950 Volts. (default - Range: 0.950 to
1.050 Volts)
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
(.mrp).
INFO:Pack:1650 - Map created a placed design.
Section 4 - Removed Logic Summary
---------------------------------
2 block(s) optimized away
Section 5 - Removed Logic
-------------------------
Optimized Block(s):
TYPE BLOCK
GND XST_GND
VCC XST_VCC
Section 6 - IOB Properties
--------------------------
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
| IOB Name | Type | Direction | IO Standard | Diff | Drive | Slew | Reg (s) | Resistor | IOB |
| | | | | Term | Strength | Rate | | | Delay |
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
| carry | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| intop1<0> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<1> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<2> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<3> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<4> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<5> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<6> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop1<7> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<0> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<1> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<2> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<3> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<4> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<5> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<6> | IOB | INPUT | LVCMOS18 | | | | | | |
| intop2<7> | IOB | INPUT | LVCMOS18 | | | | | | |
| opcode<0> | IOB | INPUT | LVCMOS18 | | | | | | |
| opcode<1> | IOB | INPUT | LVCMOS18 | | | | | | |
| overflow | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<0> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<1> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<2> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<3> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<4> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<5> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<6> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<7> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<8> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<9> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<10> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<11> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<12> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<13> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<14> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| product<15> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<0> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<1> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<2> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<3> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<4> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<5> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<6> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
| result<7> | IOB | OUTPUT | LVCMOS18 | | 12 | SLOW | | | |
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
Section 7 - RPMs
----------------
Section 8 - Guide Report
------------------------
Guide not run on this design.
Section 9 - Area Group and Partition Summary
--------------------------------------------
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Area Group Information
----------------------
No area groups were found in this design.
----------------------
Section 10 - Timing Report
--------------------------
A logic-level (pre-route) timing report can be generated by using Xilinx static
timing analysis tools, Timing Analyzer (GUI) or TRCE (command line), with the
mapped NCD and PCF files. Please note that this timing report will be generated
using estimated delay information. For accurate numbers, please generate a
timing report with the post Place and Route NCD file.
For more information about the Timing Analyzer, consult the Xilinx Timing
Analyzer Reference Manual; for more information about TRCE, consult the Xilinx
Command Line Tools User Guide "TRACE" chapter.
Section 11 - Configuration String Details
-----------------------------------------
Use the "-detail" map option to print out Configuration Strings
Section 12 - Control Set Information
------------------------------------
Use the "-detail" map option to print out Control Set Information.
Section 13 - Utilization by Hierarchy
-------------------------------------
Use the "-detail" map option to print out the Utilization by Hierarchy section.